## BEST AVAILABLE COPY

| (1) Publication number: 0 308 583<br>A2                                                                                                       |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                                                                                                               |  |
| <ol> <li>Int. Cl.<sup>4</sup>: G06J 1/00 , G06F 13/40</li> </ol>                                                                              |  |
|                                                                                                                                               |  |
| (7) Applicant: Automation Systems Inc.<br>Lancer Park P.O. Box K.                                                                             |  |
| Eldridge, Iowa 52748(US) Inventor: Bartlett, Peter G.                                                                                         |  |
| 2336 East 11th Street<br>Davenport Iowa 52803(US)                                                                                             |  |
| <ul> <li>Representative: Hartley, David et al<br/>c/o Withers &amp; Rogers 4 Dyer's Buildings<br/>Holborn<br/>London, EC1N 2JT(GB)</li> </ul> |  |
|                                                                                                                                               |  |

Digital computer having signal circuitry.

A combination of a programmable logic controller with analog circuitry. The analog circuitry includes a summation point to which several items are coupled. Analog inputs are selectively coupled to the summation point through analog switches. Also, the output of a digital to analog converter couples to the summation point. Still further, the analog output for the controller is obtained from a sample and hold circuit which has its input connected to the summation point and which includes means for outputting the analog value at its output back to the summing point. Even still further, a comparator input couples to the summation point. The arrangement provides for direct processing of analog information either by direct output of analog processed analog data or by Nobtaining one bit data from the comparator which represents whether a threshold has been reached by the analog data. Digital processing of the analog data may be accomplished, if necessary by using the circuit to convert from analog to digital and back co again. The equipment is designed so that digital or analog, input or output cards may be inserted into many of the I/O positions without rewiring.

0

Ч

Xerox Copy Centre

ŝ

### DIGITAL COMPUTER HAVING ANALOG SIGNAL CIRCUITRY

5

10

15

20

35

40

45

50

The invention relates to a hybrid computer having both digital and analog signal circuitry.

1

Several methods to deal with the use of digital processors in connection with analog data have been tried. United States Patent No. 4,190.898 to Farnsworth discloses a digital processor combined with circuitry to interface with analog inputs and analog outputs. Such a system sequentially samples inputs and sequentially converts them into digital signals which are then available for conventional digital processing or storage. The digital output information is sequentially strobed into a plurality of sample and hold circuits to provide the analog output signals. Conventional data processing is done digitally. This type of processing of analog signals is common.

United States Patent No. 4.213,174 to Morley et al. discloses a combination of a programmable one bit logic controller having circuitry to interface with analog input signals. With this circuit, individual analog input voltages are automatically scaled by the controller into appropriate units so that the user can set limit points in terms of degrees. pounds per square inch. minutes, and other familiar units. This simplifies the control program, and thus makes it easy to understand and maintain the control logic. Most of the time this controller does not determine the actual voltage of the analog input but merely whether or not the voltage of the input exceeds the desired preset value established by the software with regard to the preset value selected by the user. In such cases, the digital signal representing the preset value is converted by a digital to analog converter to an analog signal. This signal is then compared to the analog input signal in question. The output of the comparator is a one bit signal indicating whether the analog input signal is higher or lower than the generated analog reference signal. (By incrementing the reference signal and detecting the change of state of the comparator, the circuit can function to convert an analog signal to a digital signal.)

United States Patent No. 3.493.731 to Lerronde discloses a combination of a multibit digital and an analog system in which addressable analog input signals may first be combined and then converted to a digital signal. In operation of the hybrid system under the control of the digital program, the digital system communicates across the hybrid interface to select the particular operational modes of the analog system, to select and provide appropriate resistive values of the potentiometers representing the coefficients of the particular equations involved as well as to supply the initial conditions values with which the computation is to start.

United States Patent No. 3.761.689 to Watanabe discloses an analog and digital computer using an automatic connection type switch matrix to establish connections among analog operational devices. Similarly, United States Patent No. 3.243.582 to Holst discloses a digitally controlled analog computer.

In many of these systems, substantial computing delay occurs because of the need for conversion of analog data into digital form. The delay may make some real-time calculations difficult or impossible. Additionally some of these systems can handle only one analog input at a time or require several analog to digital converters to handle several analog inputs. In some cases the cost of the converters may approach or even exceed the cost of the computer.

#### Summary of the Invention

The invention relates to a hybrid computer having both digital and analog signal circuitry. Various aspects of the hybrid computer are novel and provide for improved operation. While the actual nature of the invention covered herein can be determined only with reference to the claims appended hereto, certain features which are characteristic of the preferred embodiment of the novel controller disclosed herein can be described briefly.

One aspect of the invention relates to the design of a hybrid computer so that various combinations of different interface modules can be inserted without rewifing. Typical interface modules would include an analog input card, an analog output card, a digital input card and a digital output card. In the preferred embodiment of the invention, any one of these cards can be inserted into any one of the I/O interface positions. This allows for a great improvement of the flexibility of use of the computer by the customer with changing circumstances.

The preferred embodiment of the invention is an improvement upon the programmable logic controller shown in United States Patent No. 4,178,634 and the corresponding divisional United States Patent No. 4,275,455 to Bartlett. The improvement allows the programmable controller to do analog calculations in addition to the digital calculations done in the earlier patented circuitry. In these patents, the input and output interfacing circuitry was directed towards one bit digital signals (see also

10

20

25

30

Bartlett United States Patent Nos. 4,055,793 and 4,063,121). However, many uses for programmable controllers require the interfacing with analog data. The conventional approach to the problem of analog data has been simply to first convert each channel, sequentially or in parallel to digital signals, and to thereafter digitally process the signals. The processed output would then be converted, either sequentially or in parallel to analog signals. The analog to digital converters for the inputs would be separate from the circuitry for converting the processed output back into analog circuitry. The programmable controller shown in the Bartlett patents had no means for processing analog data without separate conversion to a digital signal. The controller is provided with analog computing functions merely by the addition of two wires (analog ground and analog signal bus) common to the input/output card positions and by insertion of analog processing cards into those positions.

A programmable logic controller, as used herein, is meant to refer to a digital computer having one bit Boolean logic instructions which instructions include an "AND" or "OR" instruction for use with a one bit accumulator. An instruction set used in a prior art controller is set forth in United States Patent No. 4,178,634 to Bartlett, and that patent is hereby incorporated into this application by reference. Such a controller has input and output address lines and a digital data bus.

While the description of the invention will be in the context of a programmable controller, the scope of the invention as set forth in certain of the claims is by no means limited thereto. The invention has broad application to analog computers, generally, as well as to a hybrid computer which contains analog computing functions and digital computing functions which are not performed by a programmable logic controller.

With the preferred embodiment of the invention, analog data can be rapidly handled with a minimum of hardware components. The arrangement provides for direct processing of analog information either by direct output of analog processed analog data or by obtaining one bit data from a comparator which represents whether a threshold has been reached by the analog data. Digital processing of the analog data may be accorrupushed, if necessary by using the circuit to convert from analog to digital and back again.

### Brief Description of the Drawings

FIG. 1 illustrates the preferred embodiment of the invention in block form, and shows the wiring to the interface cards.

FIG. 2 is a diagram of a printed circuit card edge connector into which printed circuit cards. such as in FIGS. 3-5, are inserted in positions 1 through 16 of FIG. 1.

4

FIG. 3 illustrates the details of an analog signal input card of the invention of FIG. 1 as are found in I/O positions 4 through 7.

FIG. 4 illustrates the details of an analog signal output card of the invention of FIG. 1 as are found in I/O positions 8 through 10.

FIGS. 5a and 5b are a diagram of an analog function card to be inserted into the edge connector of FIG. 3 in position 16 of FIG. 1. FIGS. 5a and 5b align along the edges when FIG. 5a is placed to the left of FIG. 5b. 15

FIGS. 6a-d illustrates in abbreviated form the resultant connection (external input on an external input off) achieved with the input card of FIG. 3 and two of the resultant connections (hold and internal input on) achieved with the output card of FIG. 4.

FIG. 6e-g illustrates in abbreviated form three more of the resultant connections (integrate, amplify-first mode, and amplify-second mode) achieved with the output card of FIG. 4.

FIG. 6h-j illustrates in abbreviated form three of the resultant connections (comparator, positive reference, and negative reference) achieved with the analog function card of FIG. 5.

FIG. 7 illustrates an analog inverting and summing operation using two external inputs on from FIG. 6b and one amplify-first mode from FIG. 6f.

FIG. 8 illustrates an analog integrating circuit operation using one external input on from FIG. 6b and one integrate from FIG. 6e. 35

FIG. 9 illustrates an analog comparator operation using one external input on from FIG. 6b. one positive reference from FIG. 6i, and one comparator from FIG. 6h.

FIG. 10 illustrates a more complex analog operation of differentiation, which must be done in sequential steps.

FIGS. 11a through 11e represent the sequence of steps which are periodically followed to accomplish the operation of FIG. 10.

### Description of the Preferred Embodiment

50

55

45

40

For the purposes of promoting an understanding of the principles of the invention, reference will now be made to the embodiment illustrated in the drawings and specific language will be used to describe the same. It will nevertheless be understood that no limitation of the scope of the invention is thereby intended, such alterations and further modifications in the illustrated device, and

10

15

20

25

30

35

45

50

such further applications of the principles of the invention as illustrated therein being contemplated as would normally occur to one skilled in the art to which the invention relates.

Referring in particular to FIG. 1, there is illustrated a transfer line or machine tool 200 having associated with it digital output devices 202, digital sensors 201, analog output devices 13 and analog sensors 12. An example of an analog sensor is a thermistor and an example of an analog device would be a chart recorder or a meter. As reflected in United States Patent No. 4,178,634, digital output interfacing circuit 218 controls the digital devices and digital input interfacing circuit 211 receives the signals from the digital sensors 201.

Analog signal circuits present in I/O positions 4 - 10 and 15 and 16 receive analog signals from the analog sensors and provide analog signals to the analog output devices 13, respectively. I.O positions 4 - 7 include analog input cards 411. I/O positions 8 -10 include analog output cards 418. Position 15 includes an analog output card 490 identical to cards 418 but it does not connect to any external devices. It is merely used as supplementary analog memory. The function of memory card 490 could alternatively be accomplished by a card especially made for that purpose, simply by having one output circuit as in the conventional output cards and by having analog switches to substitute various capacitors in the circuit for additional memory positions. Position 16 includes an analog function circuit 500 which does not connect to any external devices, but which provides for certain analog functions not provided for in the other cards. While the connection to external devices is not shown in the drawing for positions 15 and 16. It is contemplated that these may be connected to external terminals in the same fashion as the other positions so that a full complement of digital cards could be used if no analog functions were desired.

Controller logic 300 provides the data, address and control for the digital interfacing circuits 211 and 218 and for the analog signal circuits 411, 418. 490 and 500. All of the I O positions are wired in the same fashion so that digital or analog, input or output cards can be placed in any slot.

Referring to FIG. 2, there is illustrated the printed circuit card edge connector into which input or output interfacing circuit cards such as in FIG. 1 are inserted.

This printed circuit card edge connector has connections identical to those disclosed in United States Patent No. 4,178,634 except that the previously unused positions 11 and M now have connected to them, an analog bus and an analog ground, respectively. These connections are common to all of the edge connectors for positions 1

through 16.

Referring more particularly to FIG. 3, there is illustrated an analog input card 411 such as is inserted into I O position 4 of FIG. 1. The printed circuit edge card connections are designated around the edge of the dotted line portion representing the card. These include letter designated connection terminals A, C, E, J, L, M, P and additionally include numbered connections 1, 3-11, and 13, which are designated. In addition, the 1/0 pairs are illustrated. All of these printed circuit edge card connections are placed on the card in a fashion to mate with the edge card connector of FIG. 2. Since the card is provided only with positive voltage and a ground reference through terminals 1 and A. filtered by capacitor 30, a -5.6 volt supply 31 is used. (The -5.6 volt supply is optional on this card, depending upon the need in connection with the analog switches 46-49.) As illustrated in FIG. 3, an analog sensor such as potentiometer 32 provides, in connection with a battery 455, a varying analog signal for processing by the computer. External connections to the computer are made at a terminal block 453 containing terminals such as 470 to which the potentiometer 32 is connected and terminal 471 to which the grounded terminal of the battery is connected. The positive terminal of the battery then connects to the other side of potentiometer 32. An externally mountable resistor 33 has been placed in series with the path to the computer for purposes of scaling the value. This is shown for illustrative purposes only, since most scaling would be done by the analog computer itself. An alternative external resistor placement in certain applications would be between terminals 470 and 471. In the preferred embodiment, all of the analog processing is done in relationship to a single analog summing node and a corresponding analog ground. The analog summing node connects to edge connector 11 and the analog ground 40 to edge connector M. This node is common to all of the analog input and output cards 411 and 418. as well as the analog function card 500 and analog memory card 490.

On each input card 411, connection of the analog signals from the external sensors is made by eight separate analog input circuits which are controlled by the eight bits of the data bus when the input card is enabled. Each of the eight analog input circuits are identical to each other. A card is enabled by the presence of a 1 on both the C and the L card enable lines. The state of read write control line E determines whether an enabled card will have the on/off values written onto, or merely read by the digital controller which programs the analog functions. Card enable circuitry 34 includes a NAND gate 35 and a second NAND gate 36 which control the generation of read commands on

4

10

20

25

30

line 40 and write commands on line 41. These are generated through rather straightforward logic by NAND gates 37 and 38 and NOR gate 39. A simplified form of the logic of card enable circuitry 34, as shown in card enable circuitry 64 of FIG. 4, could alternatively be used. Since the data bus connecting to terminals 3 through 10 is bi-directional, an arrangement of latch 42 and gate 43 allow data from the data bus to be latched to provide a permanent record of the state of the analog input, and gate 43 allows that state to be transmitted back to the data bus when an appropriate read command is received on line 40. The switching of the analog signals is accomplished 2-channel analog Motorola triple а with multiplexer/demultiplexer number MC14053. It is represented functionally by inverter 45 controlling four analog switches 46, 47, 48 and 49. When the data on line 3 is high, and the card is enabled through high signals on lines C and L and there is a high signal on the read/write line E, then the output of latch 42 will go high, turning on analog switches 46 and 48. When analog switch 46 is turned on, the external analog signal from resistor 33 couples through resistor 50 to the analog bus 11. At the same time, the corresponding ground connection for the external input couples to the analog ground M through analog switch 48. Depending upon the state of the various lines of the common 8 bit bus, any combination of inputs may be connected to the analog bus at the same time. Due to the action of inverting amplifier 45 which connects from the output of latch 42 to the analog switches 47 and 49, a zero output of latch 42 will cause the analog input signal and its corresponding ground to be connected directly to ground. Consistent with the design of the I/O circuits in United States Patent No. 4,178,634, the analog version also has an input disable circuit 51. When an input/output disable signal J is received, the action of NAND gates 52 and 53 and their corresponding resistors 54 and 55 produce a reset signal R. Capacitor 56 functions to place a high on one input of NAND gate 53 only when the power supply is first turned on. The R output of this NAND gate 53 is connected to latch 42 and the corresponding latches in the other 7 analog input circuits to insure that all of the analog inputs are turned off when the power supply is first turned on.

Referring now more particularly to FIG. 4, there is illustrated an analog output card 418. A -5.6 volt supply 61 is identical to the -5.6 volt supply 31 of FIG. 3. The card also has an output disable circuit 62 corresponding to the input disable circuit 51 of FIG. 3. A +5.6 volt supply 63, necessary for operational amplifiers used in the output circuit, is of conventional design. Since the functions of an analog output card of the invention are more complex than a corresponding digital output card, two bits of information are needed for each output circuit. The simplest way of designing an output card with this constraint is simply to have connections to only half of the output positions and this is what has been done in this instance. Another alternative, not shown, would be to provide both voltage and current outputs for each output circuit, thereby using

all of the terminal connections. It would, of course, be another alternative to provide a double byte of data to the card (if space is available to get a sufficient number of components on the card) to perform the analog output functions for all eight output pairs of wires. Card enable circuit 64 includ-

ing two 3-input NAND gates 65 and 66 are con-15 nected in a conventional fashion from the C, L and E lines to provide a read signal on line 70 and a write signal on line 71 for the card.

Analog output circuit #1 will be described in detail. Analog output circuits #2-4 are identical in configuration. A terminal block 454 having terminals such as terminals 480 and 481, are used for making connections to external analog output devices such as meter . The data from line 3 can be latched in latch 72 and read back through gate 73. Similarly, the data from line 4 can be latched in latch 82 and read back through gate 83.

When the output of latch 72 is high, the action of latch 72 and inverting amplifier 75 on analog switches 76 through 79 is to turn on analog switches 76, 78, and 79. This connects the minus input of operational amplifier 90 to the analog signal bus 11 and the positive input to the analog ground M and to circuit ground. The connections to circuit ground are indicated by an "earth" designation to differen-35 tiate from the more conventional grounding which is found in many digital systems. Grounds having the "earth" designation are intended to be star grounds, with all grounds connecting to the same point, to minimize difficulties with ground loops. 40 The output of latch 72 is high during the integrate and amplify modes of operation.

The output of latch 72 is low during the hold and internal signal input modes of operation. When the output of latch 72 is low, then the positive input

45 of operational amplifier 90 connects to analog ground M or to circuit ground depending upon the state of latch 82. The negative input of operational amplifier 90 connects through analog switch 77 to capacitor 91, which connects at its other end to the

50 output of operational amplifier 90. In this configuration, the operational amplifier will hold the value of the voltage across capacitor 91 and provide it at its output.

A resistor 92 couples the value of the output of 55 operational amplifier 90 either to ground through analog switch 87 (hold or integrate mode) or back to the analog signal bus through analog switch 86

10

15

20

25

30

35

40

45

50

(internal signal input or amplify mode), depending upon the state of the output of latch 82 and inverter 85 controlling the analog switches 86 and 87.

As a further consideration of the problem of grounding, when the output of latch 72 is low during the hold and internal signal input modes of operation. the positive input of operational amplifier 90 needs to be connected to circuit ground for the hold mode and to the analog ground M for the internal signal input mode of operation. The output of latch 82 controls analog switch 95 to connect the positive input to the analog ground bus in the internal signal input mode. An inverting amplifier 93 which has its input connected to the output of latch 82 controls analog switch 94 to connect the positive input to the circuit ground in the hold mode. Operation of the computer of this invention is premised upon the fact that only one amplifier with feedback will be connected to the analog signal bus at a time. Since it is desired that there by only one internal ground at a time (to minimize the problem of ground loops), the grounding point has been chosen to be at the input of the one amplifier which is connected in a mode with feedback. For the preferred circuit operation, the operational amplifiers used in this invention are MOSFET input 3160 amplifiers adjusted with external potentiometers connected to pins 1. 4 and 5 in conventional fashion (not shown) to eliminate offset voltage error.

AND gate 97 has inputs which connect to the outputs of latches 72 and 82. The output of AND gate 97 couples through capacitor 98 and inverter 101 to control analog switches 106 and 107. A resistor 103 serves to bring the voltage at the input of latch 100 to ground after a period of time. A problem occurs when operational amplifier 90 is connected in an amplifying configuration to the analog signal bus. Initially upon connection, substantial amounts of current flow into capacitor 91. So that this does not interfere with the operation of the operational amplifier, analog switch 106 is turned on and the current through capacitor 91 goes to ground. After a time determined by the time constant of capacitor 98 and resistor 103. analog switch 106 opens and analog switch 107 closes connecting capacitor 91 to the negative input of the operational amplifier. This delayed connection of capacitor 91 prevents the large currents flowing through the capacitor from interfering with the output values when the operational amplifier is first connected to the analog bus and allows for an exact value to be achieved for storage by the capacitor once the value is very nearly achieved.

Referring now to FIGS. 5a and 5b, analog function circuit 500 is illustrated in two separate sheets which can be laid side-by-side. In Fig. 5a, there are a -5.6 volt supply 112 and a +5.6 volt supply 113 which are identical to the corresponding supplies 61 and 63 of FIG. 4. Card enable circuit 164, is very similar to the card enable circuit 64 of FIG. 4 except that data bus line 100 is used with lines C and E so that a double byte of data can be obtained if desired. Operational amplifier 110 is identical to operational amplifier 90 of FIG. 4. Similarly, many of the items associated with operational amplifier 110 are the same in operation and function as the corresponding items associated with operational amplifier 90. Therefore, the same item numbers are used to designate those corresponding times except that they are followed with a prime indication. When operational amplifier 110 is connected as a comparator, its one bit digital output is available for coupling through gate 111 to the data bus of the digital controller. This is the sole digital output from the analog processing portion of the invention which can be utilized by the digital processing of the digital controller.

The analog function circuit of FIGS. 5a and b differs from the analog output card of FIG. 4 in several respects. First, it contains a selectable reference voltage. Second, it provides a selectable inverted or non-inverted signal. Third, instead of the single feedback resistor 92. there is a ladder network 181 of resistors 182-190 which are binary weighted in value. The resistor ladder values range from R to -R . This compares with the standard feedback resistor such as 92 and the standard input resistor such as 49 which are a value of R/10. With this range of values, operational amplifier 110 can be made to multiply or divide with ease. By applying the reference voltage through this ladder network to the analog bus, an amplifier in an analog output circuit can also be affected.

While for purposes of clarity there is illustrated herein a resistor ladder network of 9 discrete resistors, it is contemplated that a 3 1 2 bit BCD Monolithic CMOS digitally controlled potentiometer such as Analog Devices AD 7525 would be appropriate. As an alternative to the double byte approach disclosed herein, the eight bit bus could be divided into two groups of four bits and used with a 16 bit. 4x4 register. The first group of four bits would consist of one bit for comparator output, one bit to reset the register, and 2 bits for a one-of-four register select. The second group of four bits, in the home position of the register, would have one bit for the most significant value resistor, one bit for + - control, and 2 bits for mode select (hold, internal signal input, reference voltage, and amplify). The four bits from each of the other three positions of the register could be used for the remaining 12 resistors. 55

Data input through line 7 is handled by a latch and gate combination 120 identical to that of latch 72 and gate 73. The output of the latch portion of

10

latch and gate combination 120 controls the polarity of signals to the resistor ladder network 181, including resistors 182-190 and resistor switching circuits 172-180. Equal value resistors 126 and 127 couple to and around the negative input of operational amplifier 128 to provide a negative voltage equal and opposite to the input voltage from the output of buffering operational amplifier 150. A high signal from latch and gate combination 120 will cause analog switch 137 to turn on and analog switch 136 to turn off. This inverts the signal to resistor ladder network 181.

A precision voltage reference 122 (Teledyne Semiconductor 9495) outputs a five volt reference signal. Data input through line 6 is handled by a latch and gate combination 142 identical to that of latch 72' and gate 73'. The output from the latch portion of latch and gate combination 142 through inverter 145 determines whether the output of operational amplifier 110 connects through analog switch 146 to operate in a fashion similar to the analog output circuits or if the reference voltage couples through analog gate 147 to the resistor network and the operational amplifier 110 converts to a high gain comparator mode of operation. Operational amplifier 150 is provided to assure that there is sufficient current available to drive the resistor ladder network as well as to charge capacitor 91 in the appropriate circuit configurations.

A resistor switching circuit 172 includes latch and gate combination 162 identical to that of latch 72' and gate 73' to retain data from line 8 of the data bus. The output from the latch portion of latch and gate combination 162 through inverter 165 determines whether the resistor 182, with a value of R, connects through analog switch 166 to the common side of the ladder network 181, or to ground through analog switch 167. Resistor 182 is connected between the output of the operational amplifier 110 (as buffered by operational amplifier 150 and possibly inverted by operational amplifier 128) to the analog signal bus 11 when the output of the latch portion of latch and gate 162 is high and the output of latch 82' is high. When the output of the latch portion of latch and gate 162 is low. resistor 182 simply connects to ground so that the loading on the operational amplifiers 150 or 128 is not affected by the change.

Referring more particularly to FIG. 5b, there are a series of resistor connecting circuits 173 through 180 which operate in identical fashion to the resistor connecting circuit 172 and resistor 182. In order to allow a double byte of data, a second card enable circuit 192 is provided with an inverter 193 to invert the logic level of the data on line 10. Card enable circuitry 192 is otherwise identical to that of card enable circuit 164. While FIG. 5b shows duplicate external connections for purposes of clarity, actually, each card has only one external connection. The interconnects within the card have been avoided for purposes of clarity.

Referring more particularly to FIGS. 6a-b, there are illustrated in abbreviated form, the resultant connections for the two conditions of an input with the input card of FIG. 3. It can be observed that an input is either grounded or connected to the single analog signal bus 11 used in the analog portion of the computer. For purposes of clarity, the cor-

the computer. For purposes of orderly and responding ground connections in the following descriptions are not considered. Also, for purposes of clarity, in connection with further discussions of operation, designations have been assigned to the various simplified connection diagrams. When the

various simplified conflection diagrams. When the external input is off, as in FIG. 6a, the designation of 11 is used. This configuration is obtained by writing onto an analog input card 411 (as shown in FIG. 3) with data line 3 low. When the external input is on, as in FIG. 6b, the designation 12 is used. This configuration is obtained by writing onto an analog input card 411 (as shown in FIG. 3) with data line 3 high.

FIGS. 6c-g illustrate possible configurations for an analog output circuit of FIG. 4 (and by analogy for the corresponding circuits of FIG. 5). FIG. 6c illustrates OO, a hold configuration which simply provides an output signal with the storage capacitor 91 being positioned between the negative input of operational amplifier 90 and its output. Resistor 92 maintains a standard load on the operational amplifier. This configuration is obtained by writing onto an analog output card 418 (as shown in FIG. 4) with data lines 3 and 4 low.

As illustrated in FIG. 6d, configuration O1 is a condition with the internal input on. In the circuit of the preferred embodiment, there are situations where an analog value at an output is desired to be read into the single analog bus. This configuration is obtained by writing onto an analog output card 418 (as shown in FIG. 4) with data line 3 low and data line 4 high.

Referring more particularly to FIG. 6e, the integrate configuration O2 is obtained by writing onto an analog output card 418 (as shown in FIG. 4) with data line 3 high and data line 4 low.

Referring more particularly to FIG. 6f, configuration O3A is the configuration which occurs in the first mode of the amplify configuration. Initially, operational amplifier 90 acts merely as an amplifier whose value is stored on capacitor 91 as well as being presented at the output. Configuration O3B is the second mode of amplify in which the capacitor position after reaching approximately the correct value is transferred in its connections from ground

55 value is transferred in its connections from great to the negative input. This second mode is accomplished at this time so that later disconnection of the negative input of operational amplifier 90 from

45

10

15

20

25

30

35

40

the analog signal bus 11 does not change the value of the stored analog signal. Configurations O3A and O3B are obtained automatically and sequentially by writing onto an analog output card 418 (as shown in FIG. 4) with the data lines 3 and 4 high.

Referring more particularly to FIG. 6h, the comparator configuration D1 is obtained by writing onto the analog function card 500 (as shown in FIG. 5) with data lines 3 and 10 high and data line 6 low. This configuration provides a 1 bit digital output to the digital computer on line 5 of the 8 bit data bus. This comparator circuit will determine whether or not one analog value is greater than another. Most often in industrial processes, there is no need to convert to digital form to make a comparison.

Referring more particularly to FIG. 6i, the positive reference configuration R1 is obtained by writing onto the analog function card 500 (as shown in FIG. 5) with data lines 4 and 10 high and data lines 6 and 7 low. Configuration R1 provides a positive reference value which may be'used in connection with the comparator or as an analog value offset. Referring more particularly to FIG. 6j, the negative reference configuration R2 is obtained by writing onto the analog function card 500 (as shown in FIG. 5) with data lines 4, 7 and 10 high and data line 6 low. Configuration R2 is a negative reference configuration which can be used in a similar fashion to R1. The value of the positive and negative reference are adjustable digitally by selection of appropriate resistors 182 through 190.

In connection with FIGS. 6c-g, resistor 92 of FIG. 4 was illustrated to show the conventional output circuit. All of the functions O0, O1, O2, O3A and O3B can also be performed equally well with the circuitry of the analog function circuit of Fig. 5. but without external output. Additionally, the value of resistor 92 can be replaced by the digitally selected values of resistor network 181 providing . variable amplifier gain.

In FIGS. 7 through 11e, combinations of the basic configurations of FIGS. 6a-j are set forth. In FIG. 7, two external inputs are turned on and an output circuit has just been connected in the amplify configuration. This combination results in an inverting and summing operation from two inputs. V1 and V2, to produce an inverted and summed output V3. FIG. 8 sets forth a configuration where an external input has been turned on and an output circuit has been connected in an integrate configuration. These two combined configurations will result in an output at V2 which is an inverted value of the integral of V1. In integration and in differentiation, the time that the circuit remains connected to the analog bus affects the value produced at the output. Since the preferred embodiment of this invention envisions only a single analog bus to handle all analog processing, the digital computer is programmed to allow integration and differentiation for brief periods of time over regularly spaced intervals. The duty cycle of these rate related functions is rather small, but the values of the capacitor and scaling resistors are chosen so that the end result integrated value is not measurably different than what could be obtained if the integration were allowed to proceed continuously. The timing and duration of the rate sensitive calculations can be accomplished either automatically as an inherent function of the position in the sequence of statements which are being executed by the controlling computer, or may be regularly controlled by timing circuits which insure a periodic sampling for a consistent amount of time.

Referring to FIG. 9, there is illustrated a comparator circuit which compares the value of an externally connected input V1 to see if it is above or below a threshold value which is obtained from configuration R1. The value of this threshold is, of course, easily set by the appropriate selection of the resistors in the resistor ladder network 181. The output of the comparator Q will be digital in form and connects to the digital computer.

A more complex circuit is set forth in FIG. 10. As shown in FIG. 10, this circuit for differentiation cannot be simultaneously operated using the single analog bus which the preferred embodiment uses. The output V2 of the differentiator is a value which corresponds to the differentiation of the input V1. FIG. 10 represents the end result which occurs from repeating a sequence of five steps shown in FIGS. 11a-11e a series of times. As can be observed by the use of the same item number on different resistors, the same resistor functions differently at different times in the sequence. To illustrate the difference, a prime has been used beside the second use of a resistor even though in actual operation, the resistor would be the same resistor. Capacitors 91a and 91b are put in the circuit in dotted configuration, since their only function is to store values which allow the time sequential operation to occur. They would not be necessary for the differentiation to occur in this circuit if the circuit were configured to operate in a simulta-45 neous fashion.

The V1 signal from the external input couples through resistor 49 to the negative input of operational amplifier 90a. Also connecting to this negative input is resistor 92c which provides signal from the output of operational amplifier 90c. A feedback resistor 92a connects from the output of operational amplifier 90a to the negative input. The output of operational amplifier 90a provides the differentiated output at V2. To achieve the differentiation, the value of this output couples to the negative input of operational amplifier 90b through resistor 92a. A feedback resistor 92b connects from the output of

8

55

operational amplifier 90b to the negative input. This amplifier provides a signal inversion at unity gain. The output then couples through resistor 92b to the negative input of operational amplifier 90c. Capacitor 91c couples from the output of amplifier 90c to the negative input to achieve integration of the signal. This integrated signal is then subtracted from the incoming signal by its coupling through resistor 92c to the negative input of operational amplifier 90a. That's how the circuit appears to work in composite form. To view how the circuit works in the time sequential form which actually takes place with the preferred embodiment, reference should first be made to FIG. 11a. Just as above, the output of the integrator is summed with the external input V1. This value is then amplified and produced at the output V2. The value of the amplified signal is initially stored on capacitor 91a in its connection to ground.

Referring more particularly to FIG. 11b, the only change in the configuration is for capacitor 91a to change its connection from being connected to ground to being connected to the negative input of amplifier 90a. This provides a more accurate value to be stored on the capacitor and minimizes the error caused in the disconnection of the negative input from the data bus which will occur in the next step. As can be observed in FIG. 11c, the negative input of operational amplifier 90a has been removed from the data bus as has the external input resistor. Resistor 92a remained connected and is designated as 92a to correspond with the FIG. 10 designation. Operational amplifier 90c was disconnected from the bus and placed in a hold configuration to preserve whatever interim value it had achieved in its integrated signal. Operational amplifier 90b is in the first step of the amplify mode and is functioning merely to achieve an inverted level signal.

Referring now to FIG. 11d, the same situation appears except that capacitor 91b has changed its position in its second portion of the amplify mode of amplifier 90b.

Referring to FIG. 11e, amplifier 90b has changed its configuration from the amplify arrangement to the internal input "on" configuration so that the inverted value which it generated can be applied back to the single analog bus through its resistor 92b'. This signal is then used to continue the integration process of operational amplifier 90c. While this is occurring amplifier 90a is in a hold configuration to maintain the previous value of the output available for any external devices which are sampling the differentiated value.

After the configuration in 11e, all the involved operational amplifiers are placed in hold mode, and the analog computer does other processing. After a fixed time period, the circuit reverts back again to

the configuration in 11a and continues the sequence again. After several cycles through these configurations, a very accurate value of a differentiated output is achieved.

Because the programmable controller which controls the connections of the analog circuit components works very rapidly in real time, the analog computer can function to the external world as though all of its components were permanently connected in various configurations, notwithstand-

10 ing the fact that all of these configurations are constantly changing at a very rapid rate. The net result is a general purpose analog computer which can be infinitely versatile in its applications, exceedingly fast in its operation, exceedingly simple

15 in its design, and highly reliable in view of the very few number of components which are present. The fact that each of the operational amplifiers has the ability not only to receive data from the single analog bus, but also to output its value retained in 20 its memory back to that very same bus with extremely efficient digital commands provides for very rapid operation.

While the invention has been illustrated and described in detail in the drawings and foregoing 25 description, the same is to be considered as illustrative and not restrictive in character, it being understood that only the preferred embodiment has been shown and described and that all changes and modifications that come within the spirit of the 30 invention are desired to be protected.

35

40

45

50

55

#### Claims

1. An analog computer comprising:

a. An analog bus;

b. Several analog input circuits with means for digital control of connections of external inputs to said analog bus:

c! Several analog output circuits with means for digital control of the connection of the inputs to said output circuits to said analog bus;

d. Said several analog output circuits each including means to be placed in a read state, in which state:

(1) the input to said output circuit connects to said analog bus and

(2) the output of said output circuit has a mode which has a value corresponding to the input, and

means to be placed in a memory state, in which state:

(1) the input to said output circuit does not connect to said analog bus and

(2) the output of said output circuit holds the last read state and maintains it at its output and

(3) the output of said output circuit can be

10

15

20

25

30

35

-10

45

50

55

17

selectively coupled back to said analog bus to provide an internal input to the analog bus corresponding to the last read state:

e. A digital computer means for controlling said means for digital control in said several analog input circuits and in said several analog output circuits:

2. The analog computer of claim 1 in which said analog bus is a common summing node.

3. The analog computer of claim 2 in which said read state additionally including means for providing the output of said output circuit with an integrate mode which has a rate of change of value corresponding to the input.

4. The analog computer of claim 2 in which said analog output circuits each include:

a. an operational amplifier:

b. a capacitor connected between the output of said operational amplifier and ground during the first portion of said read state, and including means for automatically changing that connection to between the output of said operational amplifier and the negative input of said operational amplifier a period of time after the output circuit is placed in the read mode.

5. The analog computer of claim 2 in which said digital computer means is a programmable logic controller.

6. The analog computer of claim 1 which additionally includes:

a. A circuit ground and

b. A separate common analog ground;

c. Individual ground inputs associated with each of said several analog input circuits with means for digital control of connection of said ground input to said common analog ground;

d. Several analog ground output circuits associated with each of said several analog output circuits with means for selective digital control of the connection of the grounds corresponding to the inputs to said output circuit to said common analog ground or said circuit ground;

e. Said several analog ground output circuits each including means operable in said read state for

(1) the ground for said output circuit to connect to said common analog ground and

means operable in said memory state for (1) the ground for said output circuit to

connect to a circuit ground and (2) the ground of said output circuit to be selectively coupled back to said analog bus to provide an internal ground to the bus; and

f. Said digital computer means also including means for controlling said means for digital control of the connection of the grounds in said several analog input circuits and in said several analog output circuits.

7. The analog computer of claim 1 which additionally includes an analog function circuit which comprises:

(a) a first resistance having a first end and a second end and formed by a resistor ladder network including:

(1) a group of several resistors and

(2) a group of several digital switches, there being one digital switch connecting to each of said resistors:

(b) a processing circuit which includes means to be placed in a read state, in which state:

(1) the input to said processing circuit connects to said analog bus and

(2) the output of said processing circuit has a mode which has a value corresponding to the input, and

means to be placed in a memory state, in which state:

(1) the output of said output circuit can be selectively coupled back to said analog bus through said first resistance to provide an internal input to the analog bus corresponding to the last read state:

(c) means in said digital computer means for controlling said several digital switches associated with said several resistors and for controlling the selection of the state of said processing circuit.

8. The analog computer of claim 7 in which said analog function circuit additionally comprises:

(a) a voltage reference.

(b) a digitally selectable inverter to provide either polarity of an analog signal.

(c) means in said digital computer means for controlling the connection of said voltage reference through said, inverter and said several digital resistors to the analog bus.

(d) said processing circuit also including means to be placed in a comparator state, having digital switches connecting its reference to ground and its input to the analog bus and its output to said digital computer, and

(e) means in said digital computer means for controlling the digital switches associated with said comparator.

 A time division multiplexed single bus analog computer comprising:

a. a summing point;

b. digital computer having

(1) a memory with digital computer instructions and digital analog control registers, and means for controlling the analog component connections in response to the contents of the digital analog con-

10

15

20

25

30

40

45

trol registers and

(2) an input from a the output of a comparator
 whose input is connectable to said summing point;
 c. an analog input selectably connectable

through a resistance to said summing point;

d. inverting analog memory means with an input coupling to said summing point and an output cooling through a resistance to said summing point for coupling to said summing point a signal which is inverted in value from the signal earlier stored into said memory means from said summing point;

e an operational amplifier means, including means for providing feedback to said summing node which can be varied as to rate or amplitude;

f. several bits of analog memory loaded from the output of said operational amplifier means and means for applying the values of said memory through a resistance to said summing node;

g. a reference voltage and means for coupling it through a resistance to said summing node;

h. weighted resistor ladder being digitally connectable between said summing node on one side and to the output of said operational amplifier means on the other;

i. means for providing an analog output from at least one bit of said several bits of analog memory; and

j. means for said digital computer to digitally control current to said summing point from:

(1) each resistor of said weighted resistor ladder,

(2) the analog input,

(3) the input and output of said inverting memory means,

(4) the input to said operational amplifier,

(5) the outputs of said operational amplifier to said several bits of analog memory, and

(6) the outputs of said several bits of analog memory to said summing point.

10. The time division multiplexed single bus analog computer of claim 9 in which all of said operational amplifiers have inputs which are field effect transistors.

11. The time division multiplexed single bus analog computer of claim 10 in which all of said operational amplifiers are CMOS operational amplifiers.

12. The time division multiplexed single bus analog computer of claim 10 in which said operational amplifier means includes at least 8 operational amplifiers, each with means for providing feedback to said summing node which can be varied as to rate or amplitude and each for providing an analog output.

13. A combination of a programmable logic controller with analog circuitry comprising:

a. a programmable logic controller having one bit Boolean logic instructions which instructions include an "AND" or "OR" instruction for use with a one bit accumulator, said controller having input and output address lines and a data bus;

b. a summation point;

c. analog input means which may be enabled or disabled and which is for coupling an analog data source to said summation point;

d. a digital to analog converter having its output connectable to said summation point;

e. first means which may be enabled or disabled and which is for coupling the input of said digital to analog converter to several bits of the data bus of said programmable logic controller;

f. a multibit data latch having its output connected to the input of said digital to analog converter:

g. second means which may be enabled or disabled and which is for coupling several bits of the data bus to the inputs of said multibit data latch:

h. a comparator having one input connectable to said summation point and including means for permitting its output to be read in one-bit binary by said programmable controller;

i. a sample and hold circuit having its analog input controllably connectable to said summation point; and

j. analog output means which is for coupling the output of said sample and hold circuit to an analog output device.

14. The combination of claim 13 in which said 35 data bus is a multibit data bus with at least 8 bidirectional data lines.

15. The combination of claim 13 which additionally includes a second analog input means which may be enabled or disabled and which is for coupling a second analog data source to said sum-

mation point. 16. The combination of claim 13 which addi-

16. The combination of claim 13 which additionally includes

a. a second sample and hold circuit having its analog input connected to said summation point and

b. a second analog output means which is for coupling the output of said sample and hold circuit to an analog output device.

50

17. The combination of claim 13 in which said first and second means are analog switches made of field effect transistors.

18. The combination of claim 14 in which said
55 first and second means are analog switches made of field effect transistors.

19. The combination of claim 18 which additionally includes a second analog input means which may be enabled or disabled and which is for coupling a second analog data source to said summation point:

20. The combination of claim 19 which additionally includes

a. a second sample and hold circuit having its analog input connected to said summation point and

b. a second analog output means which is for coupling the output of said sample and hold circuit to an analog output device.

•

15

10

20

30

35

40

45

50

55

12

Ļ



THEOREM ----

CI A-CIRCUIT GROUND +127 -1 1 ci B-2 1 C C-12 CARD ENABLE 1/0 בן 3 10 D 4 ۲Ì CI E-READ / WRITE CONTROL 5 IJ נ<sub>ו</sub> 6 COMMON 8 сі н 7 1 BIT BUS CI J-INPUT/OUTPUT DISABLE 8 17 сļ כן к 9 CI L-2 CARD ENABLE 1/0 .io 'j 2 CI M-ANALOG GROUND ANALOG BUS II 12 13 Ν CI P-CARD POSITION INTERLOCK PAIR \* - 13 <sup>1</sup> CI R 14 | ] CI S-I/O PAIR \*O \* -15 ¦] CI T-1/0 PAIR <sup>#</sup>I \* - 16 13  $C^{I}$  U-I/O PAIR <sup>#</sup>2  $C^{I}_{I}$  V-I/O PAIR <sup>#</sup>3 \* -17 1 \* -18 jJ CI W-1/O PAIR #4 \* - 19 <sup>1</sup>] \* - 20IJ CI X-1/0 PAIR #5 C| Y-1/0 PAIR #6 C| Z-1/0 PAIR #7 \*-21 ¦] **∗** -22 ¦⊃

Fig.2

PHONOCID- 250

























à,



ċ

0208583421 >

ű

٠.

| (9) Europäisches Patentamt<br>European Patent Office<br>Office européen des brevets                                                                                                                                                                                                                                                                                         | <sup>(1)</sup> Publication number: <b>0 308 583</b><br>A3                                                   |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
| B EUROPEAN                                                                                                                                                                                                                                                                                                                                                                  | PATENT APPLICATION                                                                                          |
| <ul> <li>Application number: 88108295.2</li> <li>Date of filing: 27.06.83</li> </ul>                                                                                                                                                                                                                                                                                        | Int. Cl.4: G06G 7/02 , G06J 1/00 ,<br>G06F 13/40                                                            |
| <ul> <li>Priority: 25.06.82 US 392374</li> <li>Date of publication of application:<br/>29.03.89 Bulletin 89/13</li> <li>Publication number of the earlier application<br/>accordance with Art.76 EPC: 0 102 152</li> <li>Designated Contracting States:<br/>CH DE FR GB IT LI</li> <li>Date of deferred publication of the search re<br/>20.09.89 Bulletin 89/38</li> </ul> | Davenport Iowa 52803(US)<br>Representative: Hartley, David et al<br>c/o Withers & Rogers 4 Dyer's Buildings |

Digital computer having signal circuitry.

A combination of a programmable logic controller with analog circuitry. The analog circuitry includes a summation point to which several items are coupled. Analog inputs are selectively coupled to the summation point through analog switches. Also, the output of a digital to analog converter couples to the summation point. Still further, the analog output for the controller is obtained from a sample and hold circuit which has its input connected to the summation point and which includes means for outputting the analog value at its output back to the summing mpoint. Even still further, a comparator input couples to the summation point. The arrangement provides for direct processing of analog information either by direct output of analog processed analog data or by in obtaining one bit data from the comparator which epresents whether a threshold has been reached by the analog data. Digital processing of the analog data may be accomplished, if necessary by using the circuit to convert from analog to digital and back again. The equipment is designed so that digital or analog, input or output cards may be inserted into any of the I/O positions without rewiring.

Xerox Copy Centre

ŝ



### EUROPEAN SEARCH REPORT

.

EP 88 10 8295

| ŕ               | DOCUMENTS CONSID<br>Citation of document with indi                                                                                                                                                                                                                   |                                                                | Relevant                                                    | CLASSIFICATION OF THE                      |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------|
| ategory         | Citation of document with indi<br>of relevant passa                                                                                                                                                                                                                  |                                                                | to claim                                                    | APPLICATION (Int. Cl.4)                    |
| A               | US-A-4 064 394 (B.S.<br>* Abstract; column 1,<br>2, lines 1-20,63-68;<br>column 5, line 56; f<br>19, line 40 - column                                                                                                                                                | , line 60 - column<br>column 3, line 1 -<br>igures 1-5; column | 1-5                                                         | G 06 G 7/02<br>G 06 J 1/00<br>G 06 F 13/40 |
| A               | US-A-3 587 055 (E.G<br>* Abstract; column 3<br>8, line 23; figures                                                                                                                                                                                                   | , line 43 - column                                             | 1-5                                                         |                                            |
| A               | US-A-3 243 582 (P.A<br>* Column 1, line 57<br>23,51-72; column 3,<br>line 25; figures 1-3                                                                                                                                                                            | - column 2, lines<br>line 1 - column 8,                        | 1                                                           |                                            |
| A               | A<br>CONFERENCE RECORD: 1978 INTERNATIO<br>CONFERENCE ON COMMUNICATIONS, vol.<br>Toronto, 4th-7th June 1978, pages<br>45.1.1-45.1.7, IEEE; M.A. COPELAND<br>"Some aspects of sampled-analog MO<br>circuits for communications"<br>* Page 45.1.4, column 2, lines 33- | IICATIONS, vol. 3,<br>le 1978, pages<br>M.A. COPELAND:         | 1                                                           |                                            |
|                 |                                                                                                                                                                                                                                                                      | cations"                                                       |                                                             | TECHNICAL FIELDS<br>SEARCHED (Int. Cl.4)   |
|                 | figure 13 *                                                                                                                                                                                                                                                          |                                                                |                                                             | G 06 G .                                   |
|                 |                                                                                                                                                                                                                                                                      |                                                                |                                                             | G 06 J<br>G 06 F<br>G 05 B<br>G 08 C       |
|                 |                                                                                                                                                                                                                                                                      |                                                                |                                                             |                                            |
|                 |                                                                                                                                                                                                                                                                      |                                                                | 3                                                           |                                            |
|                 |                                                                                                                                                                                                                                                                      |                                                                |                                                             |                                            |
|                 |                                                                                                                                                                                                                                                                      |                                                                |                                                             |                                            |
|                 |                                                                                                                                                                                                                                                                      |                                                                |                                                             |                                            |
|                 | The present search report has l                                                                                                                                                                                                                                      |                                                                |                                                             |                                            |
| Place of search |                                                                                                                                                                                                                                                                      | Date of completion of the sea<br>05-07-1989                    |                                                             | Examiner<br>GUIVOL Y.                      |
| ۲<br>۲          | THE HAGUE                                                                                                                                                                                                                                                            |                                                                |                                                             |                                            |
| Y:              | CATEGORY OF CITED DOCUME<br>particularly relevant if taken alone<br>particularly relevant if combined with an<br>document of the same category<br>technological background<br>non-written disclosure                                                                 | E : earlier pa<br>after the<br>D : documen<br>L : documen      | filing date<br>t cited in the appli<br>t cited for other re | it published on, or<br>ication             |

# This Page is Inserted by IFW Indexing and Scanning Operations and is not part of the Official Record

# **BEST AVAILABLE IMAGES**

Defective images within this document are accurate representations of the original documents submitted by the applicant.

Defects in the images include but are not limited to the items checked:

**BLACK BORDERS** 

□ IMAGE CUT OFF AT TOP, BOTTOM OR SIDES

☑ FADED TEXT OR DRAWING

**D** BLURRED OR ILLEGIBLE TEXT OR DRAWING

SKEWED/SLANTED IMAGES

**COLOR OR BLACK AND WHITE PHOTOGRAPHS** 

**GRAY SCALE DOCUMENTS** 

LINES OR MARKS ON ORIGINAL DOCUMENT

**REFERENCE(S) OR EXHIBIT(S) SUBMITTED ARE POOR QUALITY** 

| TO D | HER: |  |
|------|------|--|
|      |      |  |

## IMAGES ARE BEST AVAILABLE COPY.

As rescanning these documents will not correct the image problems checked, please do not report these problems to the IFW Image Problem Mailbox.